Sell, BernhardBernhardSellSchumann, DirkDirkSchumannKrautschneider, WolfgangWolfgangKrautschneider2024-06-242024-06-242002-12-01IEEE Transactions on Nanotechnology 1 (2): 110-113 (2002)https://hdl.handle.net/11420/48007As new gate materials become increasingly interesting in conjunction with tunnel oxides, a fast and reliable interface characterization technique becomes Indispensable. Fast turnaround times require a method which can be applied to simple test structures like planar capacitors. For the first time, we demonstrate an automatic extraction of physical oxide thickness and fiatband potential from capacitance-voltage measurements which includes quantum confinement effects and Fermi-Dirac statistics. Automatic extraction is necessary for uniformity analysis across a whole wafer. New gate materials are typically binary or ternary alloys where the interface to the gate dielectric is very sensitive to deposition parameters. Such systems are likely to show higher nonuniformities than polysilicon electrodes. An example is presented where polysilicon gates exhibit a uniformity in fiatband potential within a wafer of less than ±15 mV while a thickness variation of 0.1 nm has been observed. © 2002 IEEE.en1941-0085IEEE transactions on nanotechnology20022110113Capacitance measurementsFlatband potentialOxide thicknessQuantum mechanical correctionsTechnology::621: Applied Physics::621.3: Electrical Engineering, Electronic EngineeringFast interface characterization of tunnel oxide MOS structuresJournal Article10.1109/TNANO.2002.804747Journal Article