Reuschel, TorstenTorstenReuschelPreibisch, JanJanPreibischScharff, KatharinaKatharinaScharffRimolo-Donadio, RenatoRenatoRimolo-DonadioDuan, XiaominXiaominDuanKwark, Young HoonYoung HoonKwarkSchuster, ChristianChristianSchuster2019-10-082019-10-082017-09-28IEEE Transactions on Components, Packaging and Manufacturing Technology 11 (7): 8053454 1842-1851 (2017-11-01)http://hdl.handle.net/11420/3516High-speed data links that utilize multilayer printed circuit boards suffer from loss, dispersion, and intersymbol interference. Often, equalization and error correction are required to make these channels functional at gigabit data rates and demand costly analyses. The characterization of loss-dominated links can be generalized and simplified by means of a normalized link length as presented herein. Based on a correlation of this normalized length and observed eye opening, a novel assessment of wired digital links for frequencies up to 50GHz and data rates up to 30 Gb/s is proposed. It allows for an efficient prediction of the amount and type of required equalization for a given link as well as determining maximum tolerable loss for a given equalizer configuration. The proposed method and its applicability are demonstrated by means of practical examples.en2156-3950IEEE transactions on components, packaging and manufacturing technology20171118421851IEEEEqualizershigh-speed electronicsinterconnected circuitsTechnikEfficient prediction of equalization effort and channel performance for PCB-based data linksJournal Article10.1109/TCPMT.2017.2742703Other