Options
Array test structures for gate dielectric integrity measurements and statistics
Publikationstyp
Journal Article
Date Issued
2012-05-11
Sprache
English
Journal
IEEE Transactions on Semiconductor Manufacturing
Volume
25
Issue
2
Start Page
130
End Page
135
Article Number
6112689
Citation
IEEE Transactions on Semiconductor Manufacturing 25 (2): 130-135 (2012-05)
Publisher DOI
Scopus ID
Publisher
IEEE
An array test structure for highly parallelized stressing and measurements of ultrathin MOS gate dielectrics is presented. The array test structure consisting of thousands of NMOS devices under test (DUTs) provides a large and significant statistical base for analysis of dielectric breakdown and the stress induced degradation of transistor parameters. The test array has been fabricated in a standard mixed-mode 130 nm CMOS technology. As such technologies offer both thin and thick gate dielectrics for MOS transistors, different gate dielectric thicknesses have been chosen for DUTs and digital control logic which gives the possibility to stress the DUTs with high gate voltages and prevent the control logic from degradation. © 2012 IEEE.
Subjects
Arrays
dielectric breakdown
MOS devices
semiconductor device reliability
DDC Class
621.3: Electrical Engineering, Electronic Engineering